Description
Responsibilities:
Design and implement module level micro-architectureParticipate in top-level implementation and integrationParticipate in both top level and module level RTL coding, simulation, synthesis and timing closureGenerate test cases for the module level and chip level.Participate in FPGA emulation and post-silicon validation.Write design specificationRequirements: BS in Electrical or Computer Engineering or related field or related experience, or MS in Electrical or Computer Engineering plus related experience2+ years of ASIC design experience with knowledge of ASIC design flow, including hands-on experience in ASIC chip design and integration.Requires knowledge of Verilog, system Verilog, C or C++ languages, digital image processing and chip-level tape out procedure from initial PRD, design, verification, timing closure, FPGA emulation and ECO.Knowledge of display technology is a plusKnowledge of UVM is a plusKnowledge of DFT(Scan/MBIST/Functional Pattern) is a plusAnnual base salary for this role in California, US is expected to be between $120,000 - $145,000.
Actual pay will be determined on a number of factors such as relevant skills and experience, and the pay of employees in the similar role.