- Expertini Resume Scoring: Our Semantic Matching Algorithm evaluates your CV/Résumé before you apply for this job role: SoC Design for Test Engineer.
Urgent! SoC Design for Test Engineer Job Opening In Boxborough – Now Hiring Advanced Micro Devices, Inc
WHAT YOU DO AT AMD CHANGES EVERYTHING At AMD, our mission is to build great products that accelerate next-generation computing experiences – from AI and data centers, to PCs, gaming and embedded systems.
Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary.
When you join AMD, you’ll discover the real differentiator is our culture.
We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives.
Join us as we shape the future of AI and beyond.
Together, we advance your career.
THE ROLE: As a Design-for-Testability (DFT) Engineer at AMD, you will own the full DFT lifecycle—from specification definition through post-silicon bring-up—to ensure robust and efficient test solutions.
You will collaborate closely with Architects, Verification Engineers, Physical Designers, CAD Engineers, SoC Design Engineers, Product Engineers, and Program Management to deliver successful and timely project outcomes.
THE PERSON: As part of AMD’s Strategic Silicon Solutions (S3) Business Unit, you will help bring customer-specific design requirements to life across a wide range of products, including tablets, gaming consoles, servers, and more.
You thrive in a collaborative team environment, take ownership of tasks through to completion, and communicate effectively both verbally and in writing.
KEY RESPONSIBILITIES: Implement and verify DFT and Design-for-Debug (DFD) architectures and features.
Insert Scan, JTAG, and Boundary Scan chains; generate ATPG patterns.
Generate, implement, and verify Memory Built-In Self-Test (BIST) logic.
Apply low power DFT techniques to designs.
Achieve DFT timing closure and verify ATPG patterns through gate-level simulation with timing.
Analyze test coverage and work on reducing test costs.
Provide post-silicon support to ensure successful bring-up and improve yield learning.
PREFERRED EXPERIENCE: Strong understanding of Design For Test methodologies and DFT verification (e.g., IEEE1500, JTAG 1149.x, scan, memory BIST).
Experience with Tessent TestKompress and Silicon Scan Network (SSN).
Proficiency with VCS simulation tools, Perl/Shell scripting, and Verilog RTL design.
Exposure to static timing analysis and timing closure processes.
Experience in pre-silicon test planning, validation, and engagement with design teams.
Skilled in characterization and debugging of scan/ATPG tests in new silicon designs and process technologies.
Expertise in optimizing test flows for quality enhancement and cost reduction.
Ability to analyze part failures to improve test coverage and yield.
Experience analyzing characterization data across process, voltage, and temperature (PVT) corners.
Excellent communication skills and ability to work effectively in a global team environment.
Knowledge of low power design concepts such as clock gating and power gating is a plus.
ACADEMIC CREDENTIALS: Bachelor’s or Master’s degree in Computer Engineering, Electrical Engineering, or a related field.
#LI-IA1 #LI-Hybrid Benefits offered are described: AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services.
AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law.
We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.THE ROLE: As a Design-for-Testability (DFT) Engineer at AMD, you will own the full DFT lifecycle—from specification definition through post-silicon bring-up—to ensure robust and efficient test solutions.
You will collaborate closely with Architects, Verification Engineers, Physical Designers, CAD Engineers, SoC Design Engineers, Product Engineers, and Program Management to deliver successful and timely project outcomes.
THE PERSON: As part of AMD’s Strategic Silicon Solutions (S3) Business Unit, you will help bring customer-specific design requirements to life across a wide range of products, including tablets, gaming consoles, servers, and more.
You thrive in a collaborative team environment, take ownership of tasks through to completion, and communicate effectively both verbally and in writing.
KEY RESPONSIBILITIES: Implement and verify DFT and Design-for-Debug (DFD) architectures and features.
Insert Scan, JTAG, and Boundary Scan chains; generate ATPG patterns.
Generate, implement, and verify Memory Built-In Self-Test (BIST) logic.
Apply low power DFT techniques to designs.
Achieve DFT timing closure and verify ATPG patterns through gate-level simulation with timing.
Analyze test coverage and work on reducing test costs.
Provide post-silicon support to ensure successful bring-up and improve yield learning.
PREFERRED EXPERIENCE: Strong understanding of Design For Test methodologies and DFT verification (e.g., IEEE1500, JTAG 1149.x, scan, memory BIST).
Experience with Tessent TestKompress and Silicon Scan Network (SSN).
Proficiency with VCS simulation tools, Perl/Shell scripting, and Verilog RTL design.
Exposure to static timing analysis and timing closure processes.
Experience in pre-silicon test planning, validation, and engagement with design teams.
Skilled in characterization and debugging of scan/ATPG tests in new silicon designs and process technologies.
Expertise in optimizing test flows for quality enhancement and cost reduction.
Ability to analyze part failures to improve test coverage and yield.
Experience analyzing characterization data across process, voltage, and temperature (PVT) corners.
Excellent communication skills and ability to work effectively in a global team environment.
Knowledge of low power design concepts such as clock gating and power gating is a plus.
ACADEMIC CREDENTIALS: Bachelor’s or Master’s degree in Computer Engineering, Electrical Engineering, or a related field.
#LI-IA1 #LI-Hybrid
Benefits offered are described: AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services.
AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law.
We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
✨ Smart • Intelligent • Private • Secure
Practice for Any Interview Q&A (AI Enabled)
Predict interview Q&A (AI Supported)
Mock interview trainer (AI Supported)
Ace behavioral interviews (AI Powered)
Record interview questions (Confidential)
Master your interviews
Track your answers (Confidential)
Schedule your applications (Confidential)
Create perfect cover letters (AI Supported)
Analyze your resume (NLP Supported)
ATS compatibility check (AI Supported)
Optimize your applications (AI Supported)
O*NET Supported
O*NET Supported
O*NET Supported
O*NET Supported
O*NET Supported
European Union Recommended
Institution Recommended
Institution Recommended
Researcher Recommended
IT Savvy Recommended
Trades Recommended
O*NET Supported
Artist Recommended
Researchers Recommended
Create your account
Access your account
Create your professional profile
Preview your profile
Your saved opportunities
Reviews you've given
Companies you follow
Discover employers
O*NET Supported
Common questions answered
Help for job seekers
How matching works
Customized job suggestions
Fast application process
Manage alert settings
Understanding alerts
How we match resumes
Professional branding guide
Increase your visibility
Get verified status
Learn about our AI
How ATS ranks you
AI-powered matching
Join thousands of professionals who've advanced their careers with our platform
Unlock Your SoC Design Potential: Insight & Career Growth Guide
Real-time SoC Design Jobs Trends in Boxborough, United States (Graphical Representation)
Explore profound insights with Expertini's real-time, in-depth analysis, showcased through the graph below. This graph displays the job market trends for SoC Design in Boxborough, United States using a bar chart to represent the number of jobs available and a trend line to illustrate the trend over time. Specifically, the graph shows 27532 jobs in United States and 7 jobs in Boxborough. This comprehensive analysis highlights market share and opportunities for professionals in SoC Design roles. These dynamic trends provide a better understanding of the job market landscape in these regions.
Great news! Advanced Micro Devices, Inc is currently hiring and seeking a SoC Design for Test Engineer to join their team. Feel free to download the job details.
Wait no longer! Are you also interested in exploring similar jobs? Search now: SoC Design for Test Engineer Jobs Boxborough.
An organization's rules and standards set how people should be treated in the office and how different situations should be handled. The work culture at Advanced Micro Devices, Inc adheres to the cultural norms as outlined by Expertini.
The fundamental ethical values are:The average salary range for a SoC Design for Test Engineer Jobs United States varies, but the pay scale is rated "Standard" in Boxborough. Salary levels may vary depending on your industry, experience, and skills. It's essential to research and negotiate effectively. We advise reading the full job specification before proceeding with the application to understand the salary package.
Key qualifications for SoC Design for Test Engineer typically include Engineers and a list of qualifications and expertise as mentioned in the job specification. Be sure to check the specific job listing for detailed requirements and qualifications.
To improve your chances of getting hired for SoC Design for Test Engineer, consider enhancing your skills. Check your CV/Résumé Score with our free Resume Scoring Tool. We have an in-built Resume Scoring tool that gives you the matching score for each job based on your CV/Résumé once it is uploaded. This can help you align your CV/Résumé according to the job requirements and enhance your skills if needed.
Here are some tips to help you prepare for and ace your job interview:
Before the Interview:To prepare for your SoC Design for Test Engineer interview at Advanced Micro Devices, Inc, research the company, understand the job requirements, and practice common interview questions.
Highlight your leadership skills, achievements, and strategic thinking abilities. Be prepared to discuss your experience with HR, including your approach to meeting targets as a team player. Additionally, review the Advanced Micro Devices, Inc's products or services and be prepared to discuss how you can contribute to their success.
By following these tips, you can increase your chances of making a positive impression and landing the job!
Setting up job alerts for SoC Design for Test Engineer is easy with United States Jobs Expertini. Simply visit our job alerts page here, enter your preferred job title and location, and choose how often you want to receive notifications. You'll get the latest job openings sent directly to your email for FREE!