- Expertini Resume Scoring: Our Semantic Matching Algorithm evaluates your CV/Résumé before you apply for this job role: Sr. SOC/ASIC DFT Engineer (Silicon Engineering).
Urgent! Sr. SOC/ASIC DFT Engineer (Silicon Engineering) Job Opening In Sunnyvale – Now Hiring SpaceX
Sr. SOC/ASIC DFT Engineer (Silicon Engineering)
Sunnyvale, CA
Apply
SpaceX was founded under the belief that a future where humanity is out exploring the stars is fundamentally more exciting than one where we are not.
Today SpaceX is actively developing the technologies to make this possible, with the ultimate goal of enabling human life on Mars.
SR.
SOC/ASIC DFT ENGINEER (SILICON ENGINEERING)
At SpaceX we’re leveraging our experience in building rockets and spacecraft to deploy Starlink, the world’s most advanced broadband internet system.
Starlink is the world’s largest satellite constellation and is providing fast, reliable internet to millions of users worldwide.
We design, build, test, and operate all parts of the system – thousands of satellites, consumer receivers that allow users to connect within minutes of unboxing, and the software that brings it all together.
We’ve only begun to scratch the surface of Starlink’s potential global impact and are looking for best-in-class engineers to help maximize Starlink’s utility for communities and businesses around the globe.
We are seeking a motivated, proactive, and intellectually curious engineer who will work alongside world-class cross-disciplinary teams (systems, firmware, architecture, design, validation, product engineering and ASIC implementation).
In this role, you will be developing next-generation ASICs for deployment in space and ground infrastructures around the globe.
These chips are enabling connectivity in places it has previously not been available, affordable or reliable.
Your efforts will help deliver cutting-edge solutions that will expand the performance and capabilities of the Starlink network.
RESPONSIBILITIES:
+ Implement and optimize DFT architectures, including scan insertion, compression/decompression logic, memory BIST, and logic BIST, leveraging Siemens Tessent tools
+ Integration and verification of Design for Test (DFT) IPs and fabrics within Subsystems
+ Set up and run Automatic Test Pattern Generation (ATPG) tools and methodologies, including generating patterns for stuck-at, transition, and path delay fault models, while focusing on pattern compression, diagnosis, and hierarchical test flows.
+ Run and debug non-timing and SDF annotated gate-level simulations
+ Create and validate DFT patterns for post-silicon bringup and also help with ATE debug through all cycles of silicon characterization
+ Develop test scripts, automate processes, and analyze data using programming languages such as Perl, Python, Tcl, or C++
BASIC QUALIFICATIONS:
+ Bachelor’s degree in electrical engineering, computer engineering, or physics
+ 5+ years of experience in semiconductor Design For Test (DFT) engineering, post-silicon validation, and/or production testing
PREFERRED SKILLS AND EXPERIENCE:
+ Master’s or PhD in electrical engineering, computer engineering, physics, or related engineering field
+ Extensive experience in post-silicon bringup, including silicon debug, failure analysis, and yield optimization on complex SoCs or ASICs
+ Hands-on experience with Automated Test Equipment (ATE) platforms (e.g., Teradyne, Advantest) for high-volume manufacturing test development and debug
+ Experience collaborating with cross-functional teams (e.g., design, verification, and manufacturing) to ensure DFT features meet production requirements, utilizing Siemens Tessent workflows
+ Knowledge of industry standards for testability (e.g., IEEE 1500, 1687) and experience with low-power DFT techniques using Siemens Tessent
+ Experience with In-System Test (IST), boundary scan (IEEE 1149.1), functional testing in embedded systems, or board-level diagnostics, preferably using Siemens Tessent tools
+ Hands-on experience with Tessent Streaming Scan Network
+ Experience with cell-aware fault models in ATPG
+ Excellent problem-solving skills, with the ability to analyze complex test failures and implement corrective actions
+ Strong communication skills for documenting test strategies, reporting results, and presenting to stakeholders
+ Ability to work in a fast-paced environment, handling multiple projects and adapting to evolving technology nodes (e.g., 7nm and below)
ADDITIONAL REQUIREMENTS:
+ Must be willing to work extended hours and weekends as needed
COMPENSATION AND BENEFITS:
Pay range:
Physical Design Engineer/Senior: $170,000.00 - $230,000.00/per year
Your actual level and base salary will be determined on a case-by-case basis and may vary based on the following considerations: job-related knowledge and skills, education, and experience.
Base salary is just one part of your total rewards package at SpaceX.
You may also be eligible for long-term incentives, in the form of company stock, stock options, or long-term cash awards, as well as potential discretionary bonuses and the ability to purchase additional stock at a discount through an Employee Stock Purchase Plan.
You will also receive access to comprehensive medical, vision, and dental coverage, access to a 401(k) retirement plan, short & long-term disability insurance, life insurance, paid parental leave, and various other discounts and perks.
You may also accrue 3 weeks of paid vacation & will be eligible for 10 or more paid holidays per year.
Exempt employees are eligible for 5 days of sick leave per year.
ITAR REQUIREMENTS:
+ To conform to U.S. Government export regulations, applicant must be a (i) U.S. citizen or national, (ii) U.S. lawful, permanent resident (aka green card holder), (iii) Refugee under 8 U.S.C. § 1157, or (iv) Asylee under 8 U.S.C. § 1158, or be eligible to obtain the required authorizations from the U.S. Department of State.
Learn more about the ITARhere (https://www.pmddtc.state.gov/?id=ddtc_kb_article_page&sys_id=24d528fddbfc930044f9ff621f961987) .
SpaceX is an Equal Opportunity Employer; employment with SpaceX is governed on the basis of merit, competence and qualifications and will not be influenced in any manner by race, color, religion, gender, national origin/ethnicity, veteran status, disability status, age, sexual orientation, gender identity, marital status, mental or physical disability or any other legally protected status.
Applicants wishing to view a copy of SpaceX’s Affirmative Action Plan for veterans and individuals with disabilities, or applicants requiring reasonable accommodation to the application/interview process should reach out to EEOCompliance@spacex.com.
✨ Smart • Intelligent • Private • Secure
Practice for Any Interview Q&A (AI Enabled)
Predict interview Q&A (AI Supported)
Mock interview trainer (AI Supported)
Ace behavioral interviews (AI Powered)
Record interview questions (Confidential)
Master your interviews
Track your answers (Confidential)
Schedule your applications (Confidential)
Create perfect cover letters (AI Supported)
Analyze your resume (NLP Supported)
ATS compatibility check (AI Supported)
Optimize your applications (AI Supported)
O*NET Supported
O*NET Supported
O*NET Supported
O*NET Supported
O*NET Supported
European Union Recommended
Institution Recommended
Institution Recommended
Researcher Recommended
IT Savvy Recommended
Trades Recommended
O*NET Supported
Artist Recommended
Researchers Recommended
Create your account
Access your account
Create your professional profile
Preview your profile
Your saved opportunities
Reviews you've given
Companies you follow
Discover employers
O*NET Supported
Common questions answered
Help for job seekers
How matching works
Customized job suggestions
Fast application process
Manage alert settings
Understanding alerts
How we match resumes
Professional branding guide
Increase your visibility
Get verified status
Learn about our AI
How ATS ranks you
AI-powered matching
Join thousands of professionals who've advanced their careers with our platform
Unlock Your Sr SOC Potential: Insight & Career Growth Guide
Real-time Sr SOC Jobs Trends in Sunnyvale, United States (Graphical Representation)
Explore profound insights with Expertini's real-time, in-depth analysis, showcased through the graph below. This graph displays the job market trends for Sr SOC in Sunnyvale, United States using a bar chart to represent the number of jobs available and a trend line to illustrate the trend over time. Specifically, the graph shows 54073 jobs in United States and 354 jobs in Sunnyvale. This comprehensive analysis highlights market share and opportunities for professionals in Sr SOC roles. These dynamic trends provide a better understanding of the job market landscape in these regions.
Great news! SpaceX is currently hiring and seeking a Sr. SOC/ASIC DFT Engineer (Silicon Engineering) to join their team. Feel free to download the job details.
Wait no longer! Are you also interested in exploring similar jobs? Search now: Sr. SOC/ASIC DFT Engineer (Silicon Engineering) Jobs Sunnyvale.
An organization's rules and standards set how people should be treated in the office and how different situations should be handled. The work culture at SpaceX adheres to the cultural norms as outlined by Expertini.
The fundamental ethical values are:The average salary range for a Sr. SOC/ASIC DFT Engineer (Silicon Engineering) Jobs United States varies, but the pay scale is rated "Standard" in Sunnyvale. Salary levels may vary depending on your industry, experience, and skills. It's essential to research and negotiate effectively. We advise reading the full job specification before proceeding with the application to understand the salary package.
Key qualifications for Sr. SOC/ASIC DFT Engineer (Silicon Engineering) typically include Other General and a list of qualifications and expertise as mentioned in the job specification. Be sure to check the specific job listing for detailed requirements and qualifications.
To improve your chances of getting hired for Sr. SOC/ASIC DFT Engineer (Silicon Engineering), consider enhancing your skills. Check your CV/Résumé Score with our free Resume Scoring Tool. We have an in-built Resume Scoring tool that gives you the matching score for each job based on your CV/Résumé once it is uploaded. This can help you align your CV/Résumé according to the job requirements and enhance your skills if needed.
Here are some tips to help you prepare for and ace your job interview:
Before the Interview:To prepare for your Sr. SOC/ASIC DFT Engineer (Silicon Engineering) interview at SpaceX, research the company, understand the job requirements, and practice common interview questions.
Highlight your leadership skills, achievements, and strategic thinking abilities. Be prepared to discuss your experience with HR, including your approach to meeting targets as a team player. Additionally, review the SpaceX's products or services and be prepared to discuss how you can contribute to their success.
By following these tips, you can increase your chances of making a positive impression and landing the job!
Setting up job alerts for Sr. SOC/ASIC DFT Engineer (Silicon Engineering) is easy with United States Jobs Expertini. Simply visit our job alerts page here, enter your preferred job title and location, and choose how often you want to receive notifications. You'll get the latest job openings sent directly to your email for FREE!